ST2G

Store Allocation Tags stores an Allocation Tag to two Tag granules of memory. The address used for the store is calculated from the base register and an immediate signed offset scaled by the Tag granule. The Allocation Tag is calculated from the Logical Address Tag in the source register.

This instruction generates an Unchecked access.

It has encodings from 3 classes: Post-index , Pre-index and Signed offset

Post-index
(FEAT_MTE)

313029282726252423222120191817161514131211109876543210
11011001101imm901XnXt
opcop2

ST2G <Xt|SP>, [<Xn|SP>], #<simm>

if !IsFeatureImplemented(FEAT_MTE) then UNDEFINED; integer n = UInt(Xn); integer t = UInt(Xt); bits(64) offset = LSL(SignExtend(imm9, 64), LOG2_TAG_GRANULE); boolean writeback = TRUE; boolean postindex = TRUE;

Pre-index
(FEAT_MTE)

313029282726252423222120191817161514131211109876543210
11011001101imm911XnXt
opcop2

ST2G <Xt|SP>, [<Xn|SP>, #<simm>]!

if !IsFeatureImplemented(FEAT_MTE) then UNDEFINED; integer n = UInt(Xn); integer t = UInt(Xt); bits(64) offset = LSL(SignExtend(imm9, 64), LOG2_TAG_GRANULE); boolean writeback = TRUE; boolean postindex = FALSE;

Signed offset
(FEAT_MTE)

313029282726252423222120191817161514131211109876543210
11011001101imm910XnXt
opcop2

ST2G <Xt|SP>, [<Xn|SP>{, #<simm>}]

if !IsFeatureImplemented(FEAT_MTE) then UNDEFINED; integer n = UInt(Xn); integer t = UInt(Xt); bits(64) offset = LSL(SignExtend(imm9, 64), LOG2_TAG_GRANULE); boolean writeback = FALSE; boolean postindex = FALSE;

Assembler Symbols

<Xt|SP>

Is the 64-bit name of the general-purpose source register or stack pointer, encoded in the "Xt" field.

<Xn|SP>

Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Xn" field.

<simm>

Is the optional signed immediate offset, a multiple of 16 in the range -4096 to 4080, defaulting to 0 and encoded in the "imm9" field.

Operation

bits(64) address; bits(64) address2; bits(64) data = if t == 31 then SP[] else X[t, 64]; bits(4) tag = AArch64.AllocationTagFromAddress(data); if n == 31 then CheckSPAlignment(); address = SP[]; else address = X[n, 64]; AccessDescriptor accdesc = CreateAccDescLDGSTG(MemOp_STORE, FALSE); if !postindex then address = GenerateAddress(address, offset, accdesc); address2 = GenerateAddress(address, TAG_GRANULE, accdesc); AArch64.MemTag[address, accdesc] = tag; AArch64.MemTag[address2, accdesc] = tag; if writeback then if postindex then address = GenerateAddress(address, offset, accdesc); if n == 31 then SP[] = address; else X[n, 64] = address;


Internal version only: aarchmrs v2023-12_rel, pseudocode v2023-12_rel, sve v2023-12_rel ; Build timestamp: 2023-12-15T16:46

Copyright © 2010-2023 Arm Limited or its affiliates. All rights reserved. This document is Non-Confidential.